

# Implementation & Comparative Analysis of 10, 18 & 24 Level Diode Clamped Inverters Using "Trust Region Dog Leg" Method

# Haider Ali<sup>1</sup>, Mohamed Z. H. Qawaqzeh<sup>2</sup>, Muhammad Abbas<sup>1</sup>, Takialddin Al Smadi<sup>3</sup>

<sup>1</sup>CIIT, Abbottabad, Pakistan

<sup>2</sup>Faculty of Engineering, Al-Balqa' Applied University, Amman, Jordan
 <sup>3</sup>Department of Communications and Electronics Engineering, College of Engineering, Jerash University, Jerash, Jordan
 Email: baiderali@ciit.net.nk, gawagaab@batmail.com

Email: haiderali@ciit.net.pk, gawaqzeh@hotmail.com

Received 5 December 2014; revised 23 March 2015; published 25 March 2015

Copyright © 2015 by authors and Scientific Research Publishing Inc. This work is licensed under the Creative Commons Attribution International License (CC BY). <u>http://creativecommons.org/licenses/by/4.0/</u>

😨 🛈 Open Access

## Abstract

Multilevel inverters are used in many industrial applications because of good power quality, minimum losses and less harmonics contents. Multilevel inverters require no series connected synchronized switching devices, transformer and complex filters. In this paper 10, 18, 24 diode clamped multi-level inverters (DCMLI) are implemented using trust region dog leg optimization method to find the optimized values of switching angles ( $\theta$ ). It decreases the total harmonic distortion (THD) of the output voltages and to reduce the complexity of external filter required. The multi-level inverters are implemented in MATLAB Simulation and results are compared in terms of harmonics, system complexity and efficiency.

## Keywords

DCMLI, THD, Switching Angles, IGBTs, Trust Region Dog Leg

# **1. Introduction**

Different techniques like Sinusoidal pulse width modulation (SPWM), SVPWM and multilevel inverters are used for the conversion of DC into AC power [1]. Numerous techniques of multi-level inverters are implemented to improve the power quality and harmonic distortion [2]. 5-level cascaded multi-level inverter implemented for power quality improvement using DSTATCOM with isolated energy for DC storage [3]. A chopper circuit with the flying capacitor voltage diode clamped for alignment of multilevel inverters reduces chopper frequency and voltage to AC voltage multilevel production [4]. 5-level diode clamped inverter for electric ma-

How to cite this paper: Ali, H., Qawaqzeh, M.Z.H., Abbas, M. and Al Smadi, T. (2015) Implementation & Comparative Analysis of 10, 18 & 24 Level Diode Clamped Inverters Using "Trust Region Dog Leg" Method. *Circuits and Systems*, **6**, 70-80. http://dx.doi.org/10.4236/cs.2015.63008 chines, working at high speed with the power of twelve [5]. 3-level diode clamped inverter with active neutral points and zero current transition (3 tests such as pre-employment) use it for sustainable energy [6].

Comparison between two diodes clamped inverter nerve point of converter (DNPC-3 l tests such as preemployment) and (ANPC-3 l tests such as pre-employment) discussed options for switching energy volume [7]. Using capacitors and one DC source to build multilevel inverter cascaded (H-bridge) [8].

H-bridge multilevel inverter flying capacitor using two different schemes of voltage balancing and equations used [9]. The closed method based on carrier to minimize losses of switches for a half cycle of the basic wave is used for analyzing each half-cycle of the switch area [10]. Two SVM methods are executed that explosive for the purpose of controlling the DVR in order to reduce the losses in the circuit breakers and less harmonic DIS [11]. Particle Swarm Optimization used in cascade inverter to reduce harmonics improve output quality [12]. Cascade multilevel inverter is implemented by using the theory of vector space to switch strategies in the topology. The proposed topology reduces harmonic distortion and switching frequency employed switches [13].

This proposed converter, diodes clamped multilevel inverters (DCMLI) for different levels of switching angles are calculated using the dog leg in order to minimize the total harmonic distortion (THD), improve the quality of the electricity voltage wave form, the overall efficiency of the inverter, as well as to study the relations of levels with THD.

#### 2. Methodology

Circuit diagrams of diode clamped multilevel inverters (DCMLI) 10, 18, 24 levels are shown in the Figures 1-3 respectively. DCMLI consists of two legs and each leg consists of two sub-systems connected in series. Each subsystem comprises (m/2-1) switches. Every level of multilevel inverter has its own requirement of numbers of switches (IGBTs), batteries and clamping diodes. The components are calculated using Equations (1), (2) and (3) and shown in Table 1.

No. of switches (IGBTs) = 
$$4(m/2-1)$$
 (1)

No. of batteries = 
$$(m/2-1)(2)$$
 (2)

No. of diodes = 
$$(m/2-1)(m/2-2)$$
 (3)

Switches of subsystem 1 are connected in series with subsystem 2 in one leg and similarly subsystem 3 with subsystem 4 in other leg. The output of the DCMLI is stepped stair case voltage levels as shown in **Figure 5** for 10 levels DCMLI. To obtain different voltage levels and to eliminate lower order harmonics such as  $3^{rd}$ ,  $5^{th}$ ,  $7^{th}$ ,  $11^{th}$  and  $13^{th}$ , selective harmonic elimination technique is implemented using Trust Region Dog Leg, the flow diagram is shown in **Figure 4**. Dogleg utilizes Newton and steepest descent methods. The combination of these





Figure 2. 18 level DCMLI.

| Ta | abl | le i | 1.] | Num | ber | of | com | ponents | requ | irec | łf | or | DC | CM | LI |  |
|----|-----|------|-----|-----|-----|----|-----|---------|------|------|----|----|----|----|----|--|
|----|-----|------|-----|-----|-----|----|-----|---------|------|------|----|----|----|----|----|--|

| DCMLI    | Number of switches | Number of batteries | Number of diodes |
|----------|--------------------|---------------------|------------------|
| 10 level | 16                 | 4                   | 12               |
| 18 level | 32                 | 8                   | 56               |
| 24 level | 44                 | 11                  | 110              |

two methods ensures a fast convergence and a solution of function in the steepest descent direction. The second step involves finding the value of trust region radius to estimate length of step for the current iteration such that the following condition is obeyed. Trust region dog leg optimization technique is utilized to find out the optimized switching angles using a set of non-linear equations derived to selectively eliminate specific harmonics (Selective Harmonic Elimination). The set of non-linear equations are shown in Equations (14), (15) and (16) and trust region dog leg method determines the optimized switching angles to result a wave form with minimum Total Harmonic Distortion (THD).

For particular switching angle different switches are turned on, for 10 levels four switches and 8 for 18 levels and 11 for 24 levels are on in one leg and 4, 8 and 11 in another leg. Every switch is turned on and off only once in half cycle therefore the switching losses are low. **Table 2** is showing the switching states for one leg 10 levels DCMLI.

For positive cycle all switches of subsystem 3 are OFF and sub system 4 are ON. For negative cycle, switches



Figure 3. 24 level DCMLI.



Figure 4. Trust region dogleg flow diagram.



Figure 5. Output of 10 levels DCMLI.

Table 2. On-off switching pattern for 10 Level DCMLI.

| Output           | Switches state of first leg for positive half cycle of 10 levels DCMLI |                               |                               |                               |        |                                 |                                 |           |  |  |
|------------------|------------------------------------------------------------------------|-------------------------------|-------------------------------|-------------------------------|--------|---------------------------------|---------------------------------|-----------|--|--|
| V <sub>out</sub> | <i>S</i> <sub><i>a</i>1</sub>                                          | <i>S</i> <sub><i>a</i>2</sub> | <i>S</i> <sub><i>a</i>3</sub> | <i>S</i> <sub><i>a</i>4</sub> | $s'_a$ | <i>s</i> ′ <sub><i>a</i>2</sub> | <i>s</i> ′ <sub><i>a</i>3</sub> | $s'_{a4}$ |  |  |
| $v_4 = 4v_{dc}$  | 1                                                                      | 1                             | 1                             | 1                             | 0      | 0                               | 0                               | 0         |  |  |
| $v_3 = 3v_{dc}$  | 0                                                                      | 1                             | 1                             | 1                             | 1      | 0                               | 0                               | 0         |  |  |
| $v_2 = 2v_{dc}$  | 0                                                                      | 0                             | 1                             | 1                             | 1      | 1                               | 0                               | 0         |  |  |
| $v_1 = v_{dc}$   | 0                                                                      | 0                             | 0                             | 1                             | 1      | 1                               | 1                               | 0         |  |  |
| $V_{_{0}} = 0$   | 0                                                                      | 0                             | 0                             | 0                             | 1      | 1                               | 1                               | 1         |  |  |

of subsystem 3 and subsystem 4 are ON and OFF in the similar way and all switches of sub system 1 are OFF and subsystem's 2 are ON. Similarly switching states of 18 and 24 levels are shown in Table 3, Table 4.

As shown in **Figure 5** each half cycle of the output voltage is divided into multi-levels for optimized switching angles  $(\theta)$ . The switching angles are determined using Fourier series to find system of non-linear equations and further "trust region dogleg" method is applied. Fourier series is applied first to find out a set of non-linear equations.

From Fourier series the periodic function can be expressed as following

$$f_{t} = a_{v} + \sum_{n=1}^{\infty} a_{n} \cos(2\pi n f_{o} t) + b_{n} \sin(2\pi n f_{o} t) \qquad n = 1, 2, 3, \dots, \infty$$
(4)

 $a_v$ ,  $a_n$  and  $b_n$  are Fourier coefficient and can be determined from following equations

$$a_{v} = \frac{1}{T} \int_{t_{o}}^{t_{o}+T} f(t) dt$$
(5)

$$a_n = \frac{2}{T} \int_{t_o}^{t_o+T} f(t) \cos\left(2\pi n f_o t\right) dt$$
(6)

$$b_{n} = \frac{2}{T} \int_{t_{o}}^{t_{o}+T} f(t) \sin(2\pi n f_{o} t) dt.$$
<sup>(7)</sup>

Here T is the fundamental period and  $t_a$  is arbitrary reference time.

Multi-level inverters have odd quarter wave symmetry so they posse both odd and half wave symmetry. The Fourier coefficient for odd quarter wave symmetry simplifies to

| Table 3. Switching states of 18 levels DCMLI. |                       |                                                                       |                       |                       |                       |                       |                       |                       |        |        |        |        |                         |        |                         |        |
|-----------------------------------------------|-----------------------|-----------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|--------|--------|--------|--------|-------------------------|--------|-------------------------|--------|
| Output                                        |                       | Switches state of first leg for positive half cycle of 18 level DCMLI |                       |                       |                       |                       |                       |                       |        |        |        |        |                         |        |                         |        |
| V <sub>out</sub>                              | <i>S</i> <sub>1</sub> | <i>S</i> <sub>2</sub>                                                 | <i>S</i> <sub>3</sub> | <i>S</i> <sub>4</sub> | <b>S</b> <sub>5</sub> | <b>S</b> <sub>6</sub> | <i>S</i> <sub>7</sub> | <i>S</i> <sub>8</sub> | $s'_1$ | $s'_2$ | $s'_3$ | $s'_4$ | <i>s</i> ' <sub>5</sub> | $s'_6$ | <i>s</i> <sub>7</sub> ' | $s'_8$ |
| $8v_{dc}$                                     | 1                     | 1                                                                     | 1                     | 1                     | 1                     | 1                     | 1                     | 1                     | 0      | 0      | 0      | 0      | 0                       | 0      | 0                       | 0      |
| $7v_{dc}$                                     | 0                     | 1                                                                     | 1                     | 1                     | 1                     | 1                     | 1                     | 1                     | 1      | 0      | 0      | 0      | 0                       | 0      | 0                       | 0      |
| 6 <i>v</i> <sub><i>dc</i></sub>               | 0                     | 0                                                                     | 1                     | 1                     | 1                     | 1                     | 1                     | 1                     | 1      | 1      | 0      | 0      | 0                       | 0      | 0                       | 0      |
| 5 <i>v</i> <sub><i>dc</i></sub>               | 0                     | 0                                                                     | 0                     | 1                     | 1                     | 1                     | 1                     | 1                     | 1      | 1      | 1      | 0      | 0                       | 0      | 0                       | 0      |
| $4v_{dc}$                                     | 0                     | 0                                                                     | 0                     | 0                     | 1                     | 1                     | 1                     | 1                     | 1      | 1      | 1      | 1      | 0                       | 0      | 0                       | 0      |
| $3v_{dc}$                                     | 0                     | 0                                                                     | 0                     | 0                     | 0                     | 1                     | 1                     | 1                     | 1      | 1      | 1      | 1      | 1                       | 0      | 0                       | 0      |
| $2v_{dc}$                                     | 0                     | 0                                                                     | 0                     | 0                     | 0                     | 0                     | 1                     | 1                     | 1      | 1      | 1      | 1      | 1                       | 1      | 0                       | 0      |
| $v_{dc}$                                      | 0                     | 0                                                                     | 0                     | 0                     | 0                     | 0                     | 0                     | 1                     | 1      | 1      | 1      | 1      | 1                       | 1      | 1                       | 0      |
| 0                                             | 0                     | 0                                                                     | 0                     | 0                     | 0                     | 0                     | 0                     | 0                     | 1      | 1      | 1      | 1      | 1                       | 1      | 1                       | 1      |

Table 4. Switches state of both legs of 24 levels DCMLI.

|            | Switches state of 24 level DCMLI in both legs                                    |                                                                         |  |  |  |  |  |  |  |
|------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|--|--|--|
|            | Conducting switches                                                              | Non conducting switches                                                 |  |  |  |  |  |  |  |
| $11v_{dc}$ | $S_1, S_2, S_3, \cdots, S_{11}, S_{34}, S_{35}, S_{36}, \cdots, S_{44}$          | $S_{12}, S_{13}, S_{14}, \cdots, S_{33}$                                |  |  |  |  |  |  |  |
| $10v_{dc}$ | $S_2, S_3, S_4, \cdots, S_{12}, S_{34}, S_{35}, S_{36}, \cdots, S_{44}$          | $S_1, S_{13}, S_{14}S_{15}, \cdots, S_{33}$                             |  |  |  |  |  |  |  |
|            |                                                                                  |                                                                         |  |  |  |  |  |  |  |
|            |                                                                                  |                                                                         |  |  |  |  |  |  |  |
| $V_{dc}$   | $S_{11}, S_{12}, S_{13}, \cdots, S_{21}, S_{34}, S_{35}, S_{36}, \cdots, S_{44}$ | $S_1, S_2, S_3, \cdots, S_{10}, S_{22}, S_{23}, S_{24}, \cdots, S_{33}$ |  |  |  |  |  |  |  |
| 0          | $S_{12}, S_{13}, S_{14}, \cdots, S_{22}, S_{34}, S_{35}, S_{36}, \cdots, S_{44}$ | $S_1, S_2, S_3, \cdots, S_{11}, S_{23}, S_{24}, S_{25}, \cdots, S_{33}$ |  |  |  |  |  |  |  |

 $s_1, s_2, s_3, \dots, s_{11}$  = subsystem 1 switches;  $s_{12}, s_{13}, s_{14}, \dots, s_{22}$  = subsystem 2 switches;  $s_{23}, s_{24}, s_{25}, \dots, s_{33}$  = subsystem 3 switches;  $s_{34}, s_{35}, s_{36}, \dots, s_{44}$  = subsystem 4 switches.

$$a_{\nu} = 0 \tag{8}$$

$$a_n = 0 \quad \text{for all } n \tag{9}$$

$$b_n = 0 \quad \text{for } n \text{ even} \tag{10}$$

$$b_n = \frac{8}{T} \int_0^{T/4} f(t) \sin\left(2\pi n f_o t\right) dt \quad \text{for odd } n.$$
(11)

As  $\omega t = 2\pi f_o t$ , Equation (11) becomes

$$b_n = \frac{4}{\pi} \int_0^{\pi/2} f\left(\frac{\omega t}{2\pi f_o}\right) \sin\left(n\omega t\right) d\left(\omega t\right) \quad \text{for } n \text{ odd.}$$
(12)

Integrating Equation (12) W.R.T switching angles

$$b_n = \frac{4}{\pi n} v_{dc} \left[ \cos\left(n\theta_1\right) + \cos\left(n\theta_2\right) + \cos\left(n\theta_3\right) + \cos\left(n\theta_4\right) + \cos\left(n\theta_5\right) \right].$$
(13)

Equation (13) shows odd harmonics in DCMLI as switching angles. To eliminate 3<sup>rd</sup>, 5<sup>th</sup>, 7<sup>th</sup>, 9<sup>th</sup>, 11<sup>th</sup> and 13<sup>th</sup> harmonics and output peak voltage is controlled to v, harmonics equations results in

$$\frac{4}{\pi n} v_{dc} \Big[ \cos(\theta_1) + \cos(\theta_2) + \cos(\theta_3) + \cos(\theta_4) \Big] = v$$
(14)

$$\left[\cos\left(5\theta_{1}\right) + \cos\left(5\theta_{2}\right) + \cos\left(5\theta_{3}\right) + \cos\left(5\theta_{4}\right)\right] = 0$$
(15)

$$\left[\cos\left(7\theta_{1}\right) + \cos\left(7\theta_{2}\right) + \cos\left(7\theta_{3}\right) + \cos\left(7\theta_{4}\right)\right] = 0.$$
(16)

The values of switching angles can be calculated from these set of non-linear equations using iterative method.

Equation (14) can also be written as

$$\cos(\theta_1) + \cos(\theta_2) + \cos(\theta_3) + \cos(\theta_4) = m \tag{17}$$

where

$$m = \frac{v}{\frac{4}{\pi}v_{dc}}.$$
(18)

Modulation index  $m_a$  is given by

$$m_a = \frac{m}{s} = \frac{v}{\frac{4}{\pi} s v_{dc}}.$$
(19)

s = No. of DC sources.

The total harmonic distortion is calculated from the following equation

\_

THD = 
$$\frac{\sqrt{v_2^2 + v_3^2 + v_4^2 + \dots + v_n^2}}{v_1}$$
 (20)

 $v_2$ ,  $v_3$ ,  $v_n$  are the RMS voltage value of  $2^{nd}$ ,  $3^{rd}$  and  $n^{th}$  harmonics and  $v_1$  is the fundamental output voltage.

Computed values of switching angles in radians of 10, 18 and 24 levels DCMLI when dog leg method is applied are Tables 5-7.

#### 3. Results

Total harmonic distortion values and output voltage wave forms are observed for m = 0.9 and the variation in harmonics and the quality of output waveforms. The value of m is kept constant while total numbers of voltage levels in half cycle  $(0 - \pi)$  of output waveforms are increased gradually, when Voltage levels are increased the

| Table 5. Switching angles of 10 levels DCMLI. |                          |                  |               |               |                                |               |                                 |                  |  |
|-----------------------------------------------|--------------------------|------------------|---------------|---------------|--------------------------------|---------------|---------------------------------|------------------|--|
| Modulation i                                  | ndex                     | $	heta_{_1}$     |               | $\theta_{_2}$ |                                | $\theta_{_3}$ | $	heta_{_4}$                    |                  |  |
| $m_a = 0.9$                                   |                          | 0.0942           |               | 0.3209        |                                | 0.5219        | 0.8744                          |                  |  |
| Table 6. Switch                               | ing angles               | of 18 levels inv | erter.        |               |                                |               |                                 |                  |  |
| Modulation<br>index                           | $	heta_{_1}$             | $	heta_2$        | $	heta_{_3}$  | $	heta_{_4}$  | $	heta_{\scriptscriptstyle 5}$ | $	heta_{_6}$  | $	heta_7$                       | $	heta_{_8}$     |  |
| $m_a = 0.9$                                   | 0.9 0.1359 0.2103 0.3392 |                  | 0.3392        | 0.5003        | 0.6483                         | 0.9308        | 1.0887                          | 1.5631           |  |
| Table 7. Switch                               | ing angles               | of 24 levels inv | erter.        |               |                                |               |                                 |                  |  |
| Modulation is                                 | ndex                     | $	heta_{_1}$     | $\theta_{_2}$ |               | $\theta_{_3}$                  | $	heta_{_4}$  | $	heta_{\scriptscriptstyle 5}$  |                  |  |
|                                               |                          | 0.0000           | 0.1502        |               | 0.2408                         | 0.359         | 0.491                           |                  |  |
| $m_a = 0.9$                                   |                          | $	heta_{_6}$     | $\theta_7$    |               | $	heta_{_8}$                   | $	heta_{9}$   | $	heta_{\scriptscriptstyle 10}$ | $\theta_{_{11}}$ |  |
|                                               |                          | 0.603            | 0.710         |               | 0.838                          | 1.030         | 1.3253                          | 1.5808           |  |

wave form gets closer to pure sinusoidal wave form and consequently the percent total harmonic distortion decreases. Total harmonic distortion (THD) depends on the  $3^{rd}$ ,  $5^{th}$ ,  $7^{th}$ ,  $9^{th}$ ,  $11^{th}$ , and  $13^{th}$  (in the proposed case) lower harmonics when levels are increased the harmonics results smaller peak values which decreases the THD value as shown in **Table 8** and **Figures 6-11** for various levels.

# 4. Conclusion

Trust region dog leg method employing optimized switching angles has reduced total harmonic distortion in multilevel inverters compared to when non-optimized switching angles are considered. It is evident from the

| Table 8. THD values for DCMI. |       |  |  |  |  |  |  |
|-------------------------------|-------|--|--|--|--|--|--|
| DCMLI                         | % THD |  |  |  |  |  |  |
| 10 Level                      | 9.76  |  |  |  |  |  |  |
| 18 Level                      | 5.91  |  |  |  |  |  |  |
| 24 Level                      | 3.80  |  |  |  |  |  |  |







Figure 7. Frequency spectrum & THD of 10 levels DCMLI.







Figure 9. THD of 18 levels DCMLI.



Figure 10. Output voltage of 24 levels DCMLI.



results that an increasing number of voltage levels in the output waveforms decrease the total harmonic distortion (THD) and the output wave form gets closer to pure sinusoidal voltage plus overall efficiency of the system rises. Moreover, the number of battery sources, IGBTs and diodes required makes the system bulkier and expensive as the number of levels is increased but ensures a sooth input to the industrial load (e.g. AC Motor Drive runs with maximum torque, less noise and maximum efficiency when the higher level of multi-level inverter output is fed to it).

## References

- [1] Peddapeli, S.K. (2014) Recent Advances in Pulse Width Modulation Techniques and Multilevel Inverters. *International Journal of Electrical, Electronic Science and Engineering*, **8**, 568-576.
- [2] Hussein, H. (2014) Harmonics Elimination PWM (HEPWM). International Journal of Engineering Research and General Science, **2**, 172-181.
- [3] Satyanarayana, G.V.R. and Ganesh, S.N.V. (2010) Cascaded 5-Level Inverter Type DSTATCOM for Power Quality Improvement. 2010 IEEE Students' Technology Symposium (TechSym), Kharagpur, 3-4 April 2010, 166-170. http://dx.doi.org/10.1109/TECHSYM.2010.5469168
- [4] Shukla, A., Ghosh, A. and Joshi, A. (2010) Flying-Capacitor-Based Chopper Circuit for DC Capacitor Voltage Balancing in Diode-Clamped Multilevel Inverter. *IEEE Transactions on Industrial Electronics*, 57, 2249-2261. <u>http://dx.doi.org/10.1109/TIE.2009.2029527</u>
- [5] Boora, A.A., Nami, A., Zare, F., Ghosh, A. and Blaabjerg, F. (2010) Voltage-Sharing Converter to Supply Single-Phase Asymmetrical Four-Level Diode-Clamped Inverter with High Power Factor Loads. *IEEE Transactions on Power Electronics*, 25, 2507-2520. <u>http://dx.doi.org/10.1109/TPEL.2010.2046651</u>
- [6] Cavalcanti, M.C., Farias, A.M., Oliveira, K.C., Neves, F.A. and Afonso, J.L. (2012) Eliminating Leakage Currents in Neutral Point Clamped Inverters for Photovoltaic Systems. *IEEE Transactions on Industrial Electronics*, 59, 435-443. http://dx.doi.org/10.1109/TIE.2011.2138671
- [7] Li, J., Liu, J., Boroyevich, D., Mattavelli, P. and Xue, Y. (2011) Comparative Analysis of Three-Level Diode Neural-Point-Clamped and Active Neural-Point-Clamped Zero-Current-Transition Inverters. 2011 IEEE 8th International Conference on Power Electronics and ECCE Asia (ICPE & ECCE), Jeju, 30 May-3 June 2011, 2290-2295. http://dx.doi.org/10.1109/ICPE.2011.5944469
- [8] Du, Z., Tolbert, L.M., Ozpineci, B. and Chiasson, J.N. (2009) Fundamental Frequency Switching Strategies of a Seven-Level Hybrid Cascaded H-Bridge Multilevel Inverter. *IEEE Transactions on Power Electronics*, 24, 25-33. <u>http://dx.doi.org/10.1109/TPEL.2008.2006678</u>
- Khazraei, M., Sepahvand, H., Corzine, K.A. and Ferdowsi, M. (2012) Active Capacitor Voltage Balancing in Single-Phase Flying-Capacitor Multilevel Power Converters. *IEEE Transactions on Industrial Electronics*, 59, 769-778. <u>http://dx.doi.org/10.1109/TIE.2011.2157290</u>
- [10] Chaturvedi, P.K., Jain, S. and Agarwal, P. (2011) Reduced Switching Loss Pulse Width Modulation Technique for Three-Level Diode Clamped Inverter. *IET Power Electronics*, 4, 393-399. <u>http://dx.doi.org/10.1049/iet-pel.2010.0311</u>
- [11] Massoud, A.M., Ahmed, S., Enjeti, P.N. and Williams, B.W. (2010) Evaluation of a Multilevel Cascaded-Type Dynamic Voltage Restorer Employing Discontinuous Space Vector Modulation. *IEEE Transactions on Industrial Electronics*, 57, 2398-2410. <u>http://dx.doi.org/10.1109/TIE.2010.2041732</u>

- [12] Taghizadeh, H. and Hagh, M.T. (2010) Harmonic Elimination of Cascade Multilevel Inverters with Nonequal DC Sources Using Particle Swarm Optimization. *IEEE Transactions on Industrial Electronics*, 57, 3678-3684. <u>http://dx.doi.org/10.1109/TIE.2010.2041736</u>
- [13] Al Smadi, T.A. (2013) Design and Implementation of Double Base Integer Encoder of Term Metrical to Direct Binary. *Journal of Signal and Information Processing*, 4, 370. <u>http://www.scirp.org/journal/PaperInformation.aspx?paperID=38910</u> <u>http://dx.doi.org/10.4236/jsip.2013.44047</u>